mirror of
https://github.com/VIKINGYFY/immortalwrt.git
synced 2025-12-16 17:15:26 +00:00
changelogs: https://cdn.kernel.org/pub/linux/kernel/v6.x/ChangeLog-6.12.58 Removed upstreamed patches: 1. target/linux/generic/backport-6.12/612-01-v6.17-net-dsa-tag_brcm-legacy-reorganize-functions.patch Upstream: https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.12.58&id=a4daaf063f8269a5881154c5b77c5ef6639d65d3 2. target/linux/qualcommax/patches-6.12/0151-arm64-qcom-ipq6018-nss_port5.patch Upstream: https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.12.58&id=9a7a5d50ee2e035325de9c720e4842d6759d2374 3. target/linux/realtek/patches-6.12/020-01-v6.18-timer-rtl-otto-work-around-dying-timers.patch Upstream: https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.12.58&id=d0e217b33d42bfe52ef7ef447916a23a586e6e5c 4. target/linux/realtek/patches-6.12/020-03-v6.18-timer-rtl-otto-do-not-interfere-with-interrupts.patch Upstream: https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.12.58&id=8cc561dd9d02f1753ae34dfdd565662828be9a9d Additional changes: - Manually adapted bcm27xx patch: * 950-0410-media-i2c-adv7180-Add-support-for-V4L2_CID_LINK_FREQ.patch Rebased and adjusted for kernel 6.12 to fix context conflicts. - Synced lantiq DTS (danube.dtsi) with upstream bindings to fix DT validation issues on kernel 6.12. - Manually adapted DTS to match OpenWrt's lantiq DTS layout. Compile-tested on x86_64 Run-tested on x86_64 Signed-off-by: gongzi miao <miaogongzi0227@gmail.com> Link: https://github.com/openwrt/openwrt/pull/20777 Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
129 lines
4.0 KiB
Diff
129 lines
4.0 KiB
Diff
From 651c9e71ffe44e99b5a9b011271c2117f0353b32 Mon Sep 17 00:00:00 2001
|
|
From: =?UTF-8?q?=C3=81lvaro=20Fern=C3=A1ndez=20Rojas?= <noltari@gmail.com>
|
|
Date: Sat, 14 Jun 2025 09:59:58 +0200
|
|
Subject: [PATCH] net: dsa: b53: fix unicast/multicast flooding on BCM5325
|
|
MIME-Version: 1.0
|
|
Content-Type: text/plain; charset=UTF-8
|
|
Content-Transfer-Encoding: 8bit
|
|
|
|
BCM5325 doesn't implement UC_FLOOD_MASK, MC_FLOOD_MASK and IPMC_FLOOD_MASK
|
|
registers.
|
|
This has to be handled differently with other pages and registers.
|
|
|
|
Signed-off-by: Álvaro Fernández Rojas <noltari@gmail.com>
|
|
Reviewed-by: Florian Fainelli <florian.fainelli@broadcom.com>
|
|
Link: https://patch.msgid.link/20250614080000.1884236-13-noltari@gmail.com
|
|
Signed-off-by: Jakub Kicinski <kuba@kernel.org>
|
|
---
|
|
drivers/net/dsa/b53/b53_common.c | 60 ++++++++++++++++++++++----------
|
|
drivers/net/dsa/b53/b53_regs.h | 13 +++++++
|
|
2 files changed, 55 insertions(+), 18 deletions(-)
|
|
|
|
--- a/drivers/net/dsa/b53/b53_common.c
|
|
+++ b/drivers/net/dsa/b53/b53_common.c
|
|
@@ -564,12 +564,24 @@ static void b53_port_set_ucast_flood(str
|
|
{
|
|
u16 uc;
|
|
|
|
- b53_read16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, &uc);
|
|
- if (unicast)
|
|
- uc |= BIT(port);
|
|
- else
|
|
- uc &= ~BIT(port);
|
|
- b53_write16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, uc);
|
|
+ if (is5325(dev)) {
|
|
+ if (port == B53_CPU_PORT_25)
|
|
+ port = B53_CPU_PORT;
|
|
+
|
|
+ b53_read16(dev, B53_IEEE_PAGE, B53_IEEE_UCAST_DLF, &uc);
|
|
+ if (unicast)
|
|
+ uc |= BIT(port) | B53_IEEE_UCAST_DROP_EN;
|
|
+ else
|
|
+ uc &= ~BIT(port);
|
|
+ b53_write16(dev, B53_IEEE_PAGE, B53_IEEE_UCAST_DLF, uc);
|
|
+ } else {
|
|
+ b53_read16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, &uc);
|
|
+ if (unicast)
|
|
+ uc |= BIT(port);
|
|
+ else
|
|
+ uc &= ~BIT(port);
|
|
+ b53_write16(dev, B53_CTRL_PAGE, B53_UC_FLOOD_MASK, uc);
|
|
+ }
|
|
}
|
|
|
|
static void b53_port_set_mcast_flood(struct b53_device *dev, int port,
|
|
@@ -577,19 +589,31 @@ static void b53_port_set_mcast_flood(str
|
|
{
|
|
u16 mc;
|
|
|
|
- b53_read16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, &mc);
|
|
- if (multicast)
|
|
- mc |= BIT(port);
|
|
- else
|
|
- mc &= ~BIT(port);
|
|
- b53_write16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, mc);
|
|
-
|
|
- b53_read16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, &mc);
|
|
- if (multicast)
|
|
- mc |= BIT(port);
|
|
- else
|
|
- mc &= ~BIT(port);
|
|
- b53_write16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, mc);
|
|
+ if (is5325(dev)) {
|
|
+ if (port == B53_CPU_PORT_25)
|
|
+ port = B53_CPU_PORT;
|
|
+
|
|
+ b53_read16(dev, B53_IEEE_PAGE, B53_IEEE_MCAST_DLF, &mc);
|
|
+ if (multicast)
|
|
+ mc |= BIT(port) | B53_IEEE_MCAST_DROP_EN;
|
|
+ else
|
|
+ mc &= ~BIT(port);
|
|
+ b53_write16(dev, B53_IEEE_PAGE, B53_IEEE_MCAST_DLF, mc);
|
|
+ } else {
|
|
+ b53_read16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, &mc);
|
|
+ if (multicast)
|
|
+ mc |= BIT(port);
|
|
+ else
|
|
+ mc &= ~BIT(port);
|
|
+ b53_write16(dev, B53_CTRL_PAGE, B53_MC_FLOOD_MASK, mc);
|
|
+
|
|
+ b53_read16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, &mc);
|
|
+ if (multicast)
|
|
+ mc |= BIT(port);
|
|
+ else
|
|
+ mc &= ~BIT(port);
|
|
+ b53_write16(dev, B53_CTRL_PAGE, B53_IPMC_FLOOD_MASK, mc);
|
|
+ }
|
|
}
|
|
|
|
static void b53_port_set_learning(struct b53_device *dev, int port,
|
|
--- a/drivers/net/dsa/b53/b53_regs.h
|
|
+++ b/drivers/net/dsa/b53/b53_regs.h
|
|
@@ -29,6 +29,7 @@
|
|
#define B53_ARLIO_PAGE 0x05 /* ARL Access */
|
|
#define B53_FRAMEBUF_PAGE 0x06 /* Management frame access */
|
|
#define B53_MEM_ACCESS_PAGE 0x08 /* Memory access */
|
|
+#define B53_IEEE_PAGE 0x0a /* IEEE 802.1X */
|
|
|
|
/* PHY Registers */
|
|
#define B53_PORT_MII_PAGE(i) (0x10 + (i)) /* Port i MII Registers */
|
|
@@ -371,6 +372,18 @@
|
|
#define B53_ARL_SRCH_RSTL(x) (B53_ARL_SRCH_RSTL_0 + ((x) * 0x10))
|
|
|
|
/*************************************************************************
|
|
+ * IEEE 802.1X Registers
|
|
+ *************************************************************************/
|
|
+
|
|
+/* Multicast DLF Drop Control register (16 bit) */
|
|
+#define B53_IEEE_MCAST_DLF 0x94
|
|
+#define B53_IEEE_MCAST_DROP_EN BIT(11)
|
|
+
|
|
+/* Unicast DLF Drop Control register (16 bit) */
|
|
+#define B53_IEEE_UCAST_DLF 0x96
|
|
+#define B53_IEEE_UCAST_DROP_EN BIT(11)
|
|
+
|
|
+/*************************************************************************
|
|
* Port VLAN Registers
|
|
*************************************************************************/
|
|
|