mirror of
https://github.com/VIKINGYFY/immortalwrt.git
synced 2025-12-16 17:15:26 +00:00
changelogs: https://cdn.kernel.org/pub/linux/kernel/v6.x/ChangeLog-6.12.58 Removed upstreamed patches: 1. target/linux/generic/backport-6.12/612-01-v6.17-net-dsa-tag_brcm-legacy-reorganize-functions.patch Upstream: https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.12.58&id=a4daaf063f8269a5881154c5b77c5ef6639d65d3 2. target/linux/qualcommax/patches-6.12/0151-arm64-qcom-ipq6018-nss_port5.patch Upstream: https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.12.58&id=9a7a5d50ee2e035325de9c720e4842d6759d2374 3. target/linux/realtek/patches-6.12/020-01-v6.18-timer-rtl-otto-work-around-dying-timers.patch Upstream: https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.12.58&id=d0e217b33d42bfe52ef7ef447916a23a586e6e5c 4. target/linux/realtek/patches-6.12/020-03-v6.18-timer-rtl-otto-do-not-interfere-with-interrupts.patch Upstream: https://git.kernel.org/pub/scm/linux/kernel/git/stable/linux.git/commit/?h=v6.12.58&id=8cc561dd9d02f1753ae34dfdd565662828be9a9d Additional changes: - Manually adapted bcm27xx patch: * 950-0410-media-i2c-adv7180-Add-support-for-V4L2_CID_LINK_FREQ.patch Rebased and adjusted for kernel 6.12 to fix context conflicts. - Synced lantiq DTS (danube.dtsi) with upstream bindings to fix DT validation issues on kernel 6.12. - Manually adapted DTS to match OpenWrt's lantiq DTS layout. Compile-tested on x86_64 Run-tested on x86_64 Signed-off-by: gongzi miao <miaogongzi0227@gmail.com> Link: https://github.com/openwrt/openwrt/pull/20777 Signed-off-by: Hauke Mehrtens <hauke@hauke-m.de>
258 lines
9.6 KiB
Diff
258 lines
9.6 KiB
Diff
From b299ea0069284186b0d3d54aebe87f0d195d457a Mon Sep 17 00:00:00 2001
|
|
From: Heiner Kallweit <hkallweit1@gmail.com>
|
|
Date: Fri, 13 Dec 2024 20:01:41 +0100
|
|
Subject: [PATCH] r8169: adjust version numbering for RTL8126
|
|
|
|
Adjust version numbering for RTL8126, so that it doesn't overlap with
|
|
new RTL8125 versions.
|
|
|
|
Signed-off-by: Heiner Kallweit <hkallweit1@gmail.com>
|
|
Reviewed-by: Simon Horman <horms@kernel.org>
|
|
Link: https://patch.msgid.link/6a354364-20e9-48ad-a198-468264288757@gmail.com
|
|
Signed-off-by: Jakub Kicinski <kuba@kernel.org>
|
|
---
|
|
drivers/net/ethernet/realtek/r8169.h | 4 +-
|
|
drivers/net/ethernet/realtek/r8169_main.c | 62 +++++++++----------
|
|
.../net/ethernet/realtek/r8169_phy_config.c | 4 +-
|
|
3 files changed, 35 insertions(+), 35 deletions(-)
|
|
|
|
--- a/drivers/net/ethernet/realtek/r8169.h
|
|
+++ b/drivers/net/ethernet/realtek/r8169.h
|
|
@@ -69,8 +69,8 @@ enum mac_version {
|
|
RTL_GIGA_MAC_VER_61,
|
|
RTL_GIGA_MAC_VER_63,
|
|
RTL_GIGA_MAC_VER_64,
|
|
- RTL_GIGA_MAC_VER_65,
|
|
- RTL_GIGA_MAC_VER_66,
|
|
+ RTL_GIGA_MAC_VER_70,
|
|
+ RTL_GIGA_MAC_VER_71,
|
|
RTL_GIGA_MAC_NONE
|
|
};
|
|
|
|
--- a/drivers/net/ethernet/realtek/r8169_main.c
|
|
+++ b/drivers/net/ethernet/realtek/r8169_main.c
|
|
@@ -139,8 +139,8 @@ static const struct {
|
|
/* reserve 62 for CFG_METHOD_4 in the vendor driver */
|
|
[RTL_GIGA_MAC_VER_63] = {"RTL8125B", FIRMWARE_8125B_2},
|
|
[RTL_GIGA_MAC_VER_64] = {"RTL8125D", FIRMWARE_8125D_1},
|
|
- [RTL_GIGA_MAC_VER_65] = {"RTL8126A", FIRMWARE_8126A_2},
|
|
- [RTL_GIGA_MAC_VER_66] = {"RTL8126A", FIRMWARE_8126A_3},
|
|
+ [RTL_GIGA_MAC_VER_70] = {"RTL8126A", FIRMWARE_8126A_2},
|
|
+ [RTL_GIGA_MAC_VER_71] = {"RTL8126A", FIRMWARE_8126A_3},
|
|
};
|
|
|
|
static const struct pci_device_id rtl8169_pci_tbl[] = {
|
|
@@ -1227,7 +1227,7 @@ static void rtl_writephy(struct rtl8169_
|
|
case RTL_GIGA_MAC_VER_31:
|
|
r8168dp_2_mdio_write(tp, location, val);
|
|
break;
|
|
- case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_71:
|
|
r8168g_mdio_write(tp, location, val);
|
|
break;
|
|
default:
|
|
@@ -1242,7 +1242,7 @@ static int rtl_readphy(struct rtl8169_pr
|
|
case RTL_GIGA_MAC_VER_28:
|
|
case RTL_GIGA_MAC_VER_31:
|
|
return r8168dp_2_mdio_read(tp, location);
|
|
- case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_71:
|
|
return r8168g_mdio_read(tp, location);
|
|
default:
|
|
return r8169_mdio_read(tp, location);
|
|
@@ -1573,7 +1573,7 @@ static void __rtl8169_set_wol(struct rtl
|
|
break;
|
|
case RTL_GIGA_MAC_VER_34:
|
|
case RTL_GIGA_MAC_VER_37:
|
|
- case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_71:
|
|
r8169_mod_reg8_cond(tp, Config2, PME_SIGNAL, wolopts);
|
|
break;
|
|
default:
|
|
@@ -2046,7 +2046,7 @@ static void rtl_set_eee_txidle_timer(str
|
|
tp->tx_lpi_timer = timer_val;
|
|
r8168_mac_ocp_write(tp, 0xe048, timer_val);
|
|
break;
|
|
- case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_71:
|
|
tp->tx_lpi_timer = timer_val;
|
|
RTL_W16(tp, EEE_TXIDLE_TIMER_8125, timer_val);
|
|
break;
|
|
@@ -2254,8 +2254,8 @@ static enum mac_version rtl8169_get_mac_
|
|
enum mac_version ver;
|
|
} mac_info[] = {
|
|
/* 8126A family. */
|
|
- { 0x7cf, 0x64a, RTL_GIGA_MAC_VER_66 },
|
|
- { 0x7cf, 0x649, RTL_GIGA_MAC_VER_65 },
|
|
+ { 0x7cf, 0x64a, RTL_GIGA_MAC_VER_71 },
|
|
+ { 0x7cf, 0x649, RTL_GIGA_MAC_VER_70 },
|
|
|
|
/* 8125D family. */
|
|
{ 0x7cf, 0x688, RTL_GIGA_MAC_VER_64 },
|
|
@@ -2525,7 +2525,7 @@ static void rtl_init_rxcfg(struct rtl816
|
|
case RTL_GIGA_MAC_VER_61:
|
|
RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_DMA_BURST);
|
|
break;
|
|
- case RTL_GIGA_MAC_VER_63 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_63 ... RTL_GIGA_MAC_VER_71:
|
|
RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_DMA_BURST |
|
|
RX_PAUSE_SLOT_ON);
|
|
break;
|
|
@@ -2657,7 +2657,7 @@ static void rtl_wait_txrx_fifo_empty(str
|
|
case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_61:
|
|
rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
|
|
break;
|
|
- case RTL_GIGA_MAC_VER_63 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_63 ... RTL_GIGA_MAC_VER_71:
|
|
RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
|
|
rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42);
|
|
rtl_loop_wait_high(tp, &rtl_rxtx_empty_cond_2, 100, 42);
|
|
@@ -2926,7 +2926,7 @@ static void rtl_enable_exit_l1(struct rt
|
|
case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_38:
|
|
rtl_eri_set_bits(tp, 0xd4, 0x0c00);
|
|
break;
|
|
- case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_71:
|
|
r8168_mac_ocp_modify(tp, 0xc0ac, 0, 0x1f80);
|
|
break;
|
|
default:
|
|
@@ -2940,7 +2940,7 @@ static void rtl_disable_exit_l1(struct r
|
|
case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
|
|
rtl_eri_clear_bits(tp, 0xd4, 0x1f00);
|
|
break;
|
|
- case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_71:
|
|
r8168_mac_ocp_modify(tp, 0xc0ac, 0x1f80, 0);
|
|
break;
|
|
default:
|
|
@@ -2966,8 +2966,8 @@ static void rtl_hw_aspm_clkreq_enable(st
|
|
|
|
rtl_mod_config5(tp, 0, ASPM_en);
|
|
switch (tp->mac_version) {
|
|
- case RTL_GIGA_MAC_VER_65:
|
|
- case RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_70:
|
|
+ case RTL_GIGA_MAC_VER_71:
|
|
val8 = RTL_R8(tp, INT_CFG0_8125) | INT_CFG0_CLKREQEN;
|
|
RTL_W8(tp, INT_CFG0_8125, val8);
|
|
break;
|
|
@@ -2978,7 +2978,7 @@ static void rtl_hw_aspm_clkreq_enable(st
|
|
|
|
switch (tp->mac_version) {
|
|
case RTL_GIGA_MAC_VER_46 ... RTL_GIGA_MAC_VER_48:
|
|
- case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_71:
|
|
/* reset ephy tx/rx disable timer */
|
|
r8168_mac_ocp_modify(tp, 0xe094, 0xff00, 0);
|
|
/* chip can trigger L1.2 */
|
|
@@ -2990,7 +2990,7 @@ static void rtl_hw_aspm_clkreq_enable(st
|
|
} else {
|
|
switch (tp->mac_version) {
|
|
case RTL_GIGA_MAC_VER_46 ... RTL_GIGA_MAC_VER_48:
|
|
- case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_71:
|
|
r8168_mac_ocp_modify(tp, 0xe092, 0x00ff, 0);
|
|
break;
|
|
default:
|
|
@@ -2998,8 +2998,8 @@ static void rtl_hw_aspm_clkreq_enable(st
|
|
}
|
|
|
|
switch (tp->mac_version) {
|
|
- case RTL_GIGA_MAC_VER_65:
|
|
- case RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_70:
|
|
+ case RTL_GIGA_MAC_VER_71:
|
|
val8 = RTL_R8(tp, INT_CFG0_8125) & ~INT_CFG0_CLKREQEN;
|
|
RTL_W8(tp, INT_CFG0_8125, val8);
|
|
break;
|
|
@@ -3719,12 +3719,12 @@ static void rtl_hw_start_8125_common(str
|
|
/* disable new tx descriptor format */
|
|
r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000);
|
|
|
|
- if (tp->mac_version == RTL_GIGA_MAC_VER_65 ||
|
|
- tp->mac_version == RTL_GIGA_MAC_VER_66)
|
|
+ if (tp->mac_version == RTL_GIGA_MAC_VER_70 ||
|
|
+ tp->mac_version == RTL_GIGA_MAC_VER_71)
|
|
RTL_W8(tp, 0xD8, RTL_R8(tp, 0xD8) & ~0x02);
|
|
|
|
- if (tp->mac_version == RTL_GIGA_MAC_VER_65 ||
|
|
- tp->mac_version == RTL_GIGA_MAC_VER_66)
|
|
+ if (tp->mac_version == RTL_GIGA_MAC_VER_70 ||
|
|
+ tp->mac_version == RTL_GIGA_MAC_VER_71)
|
|
r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400);
|
|
else if (tp->mac_version == RTL_GIGA_MAC_VER_63)
|
|
r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0200);
|
|
@@ -3742,8 +3742,8 @@ static void rtl_hw_start_8125_common(str
|
|
r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0000);
|
|
r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000);
|
|
r8168_mac_ocp_modify(tp, 0xea1c, 0x0003, 0x0001);
|
|
- if (tp->mac_version == RTL_GIGA_MAC_VER_65 ||
|
|
- tp->mac_version == RTL_GIGA_MAC_VER_66)
|
|
+ if (tp->mac_version == RTL_GIGA_MAC_VER_70 ||
|
|
+ tp->mac_version == RTL_GIGA_MAC_VER_71)
|
|
r8168_mac_ocp_modify(tp, 0xea1c, 0x0300, 0x0000);
|
|
else
|
|
r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000);
|
|
@@ -3863,8 +3863,8 @@ static void rtl_hw_config(struct rtl8169
|
|
[RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125a_2,
|
|
[RTL_GIGA_MAC_VER_63] = rtl_hw_start_8125b,
|
|
[RTL_GIGA_MAC_VER_64] = rtl_hw_start_8125d,
|
|
- [RTL_GIGA_MAC_VER_65] = rtl_hw_start_8126a,
|
|
- [RTL_GIGA_MAC_VER_66] = rtl_hw_start_8126a,
|
|
+ [RTL_GIGA_MAC_VER_70] = rtl_hw_start_8126a,
|
|
+ [RTL_GIGA_MAC_VER_71] = rtl_hw_start_8126a,
|
|
};
|
|
|
|
if (hw_configs[tp->mac_version])
|
|
@@ -3885,8 +3885,8 @@ static void rtl_hw_start_8125(struct rtl
|
|
RTL_W32(tp, i, 0);
|
|
break;
|
|
case RTL_GIGA_MAC_VER_63:
|
|
- case RTL_GIGA_MAC_VER_65:
|
|
- case RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_70:
|
|
+ case RTL_GIGA_MAC_VER_71:
|
|
for (i = 0xa00; i < 0xa80; i += 4)
|
|
RTL_W32(tp, i, 0);
|
|
RTL_W16(tp, INT_CFG1_8125, 0x0000);
|
|
@@ -4118,7 +4118,7 @@ static void rtl8169_cleanup(struct rtl81
|
|
RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
|
|
rtl_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
|
|
break;
|
|
- case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_71:
|
|
rtl_enable_rxdvgate(tp);
|
|
fsleep(2000);
|
|
break;
|
|
@@ -4275,7 +4275,7 @@ static unsigned int rtl_quirk_packet_pad
|
|
|
|
switch (tp->mac_version) {
|
|
case RTL_GIGA_MAC_VER_34:
|
|
- case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_71:
|
|
padto = max_t(unsigned int, padto, ETH_ZLEN);
|
|
break;
|
|
default:
|
|
@@ -5294,7 +5294,7 @@ static void rtl_hw_initialize(struct rtl
|
|
case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
|
|
rtl_hw_init_8168g(tp);
|
|
break;
|
|
- case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_66:
|
|
+ case RTL_GIGA_MAC_VER_61 ... RTL_GIGA_MAC_VER_71:
|
|
rtl_hw_init_8125(tp);
|
|
break;
|
|
default:
|
|
--- a/drivers/net/ethernet/realtek/r8169_phy_config.c
|
|
+++ b/drivers/net/ethernet/realtek/r8169_phy_config.c
|
|
@@ -1162,8 +1162,8 @@ void r8169_hw_phy_config(struct rtl8169_
|
|
[RTL_GIGA_MAC_VER_61] = rtl8125a_2_hw_phy_config,
|
|
[RTL_GIGA_MAC_VER_63] = rtl8125b_hw_phy_config,
|
|
[RTL_GIGA_MAC_VER_64] = rtl8125d_hw_phy_config,
|
|
- [RTL_GIGA_MAC_VER_65] = rtl8126a_hw_phy_config,
|
|
- [RTL_GIGA_MAC_VER_66] = rtl8126a_hw_phy_config,
|
|
+ [RTL_GIGA_MAC_VER_70] = rtl8126a_hw_phy_config,
|
|
+ [RTL_GIGA_MAC_VER_71] = rtl8126a_hw_phy_config,
|
|
};
|
|
|
|
if (phy_configs[ver])
|